• DocumentCode
    22013
  • Title

    A Fault-Tolerant Technique Using Quadded Logic and Quadded Transistors

  • Author

    Jie Han ; Leung, Eugene ; Leibo Liu ; Lombardi, Fabrizio

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
  • Volume
    23
  • Issue
    8
  • fYear
    2015
  • fDate
    Aug. 2015
  • Firstpage
    1562
  • Lastpage
    1566
  • Abstract
    Advances in CMOS technology have made digital circuits and systems very sensitive to manufacturing variations, aging, and/or soft errors. Fault-tolerant techniques using hardware redundancy have been extensively investigated for improving reliability. Quadded logic (QL) is an interwoven redundant logic technique that corrects errors by switching them from critical to subcritical status; however, QL cannot correct errors in the last one or two layers of a circuit. In contrast to QL, quadded transistor (QT) corrects errors while performing the function of a circuit. In this brief, a technique that combines QL with QT is proposed to take advantage of both techniques. The proposed quadded logic with quadded transistor (QLQT) technique is evaluated and compared with other fault-tolerant techniques, such as triple modular redundancy and triple interwoven redundancy, using stochastic computational models. Simulation results show that QLQT has a better reliability than the other fault-tolerant techniques (except in the very restrictive case of small circuits with low gate error rates and very short paths from primary inputs to primary outputs). These results provide a new insight for implementing efficient fault-tolerant techniques in the design of reliable circuits and systems.
  • Keywords
    CMOS integrated circuits; integrated circuit design; logic circuits; stochastic processes; CMOS technology; circuits design; digital circuits; fault-tolerant techniques; hardware redundancy; quadded logic; quadded transistors; soft errors; stochastic computational models; triple interwoven redundancy; triple modular redundancy; Fault tolerance; Fault tolerant systems; Integrated circuit reliability; Logic gates; Transistors; Tunneling magnetoresistance; Fault tolerance; quadded logic (QL); quadded transistor (QT); redundancy; reliability; soft error;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2014.2341610
  • Filename
    6875980