DocumentCode :
2201682
Title :
A 2.4GHz sub-1 dB CMOS low noise amplifier with on-chip interstage inductor and parallel intrinsic capacitor
Author :
Long, Jie ; Badr, Nader ; Weber, Robert
Author_Institution :
Dept. of Electr. Eng. & Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear :
2002
fDate :
2002
Firstpage :
165
Lastpage :
168
Abstract :
This paper presents the design of low noise amplifier with on-chip inductors integrated in a TSMC 0.18 μm CMOS process for 2.4 GHz wireless applications. An additional capacitance in parallel with the gate capacitance of the amplifying transistor is used to optimize the noise performance with low power dissipation. An interstage inductor between the common source stage and the common gate stage is used to increase power gain. It requires only a 1.2 V supply. At 2.4 GHz and PDC = 2.4 mW, this LNA features: noise figure = 0.76 dB with input return loss = -22.4 dB and power gain = 12.9 dB. This LNA presents the best-simulated noise figure and power dissipation performance reported for 2.4 GHz CMOS LNA.
Keywords :
CMOS analogue integrated circuits; UHF amplifiers; capacitors; circuit optimisation; inductors; low-power electronics; -22.4 dB; 0.18 micron; 0.76 dB; 1.2 V; 12.9 dB; 2.4 GHz; 2.4 mW; CMOS low noise amplifier; LNA; TSMC; low power dissipation; noise performance optimization; on-chip interstage inductor; parallel intrinsic capacitor; power gain; CMOS process; CMOS technology; Capacitance; Circuit noise; Inductors; Low-noise amplifiers; Noise figure; Q factor; Radio frequency; Spirals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio and Wireless Conference, 2002. RAWCON 2002. IEEE
Print_ISBN :
0-7803-7458-4
Type :
conf
DOI :
10.1109/RAWCON.2002.1030143
Filename :
1030143
Link To Document :
بازگشت