Title :
An Efficient Implementation of Constrained Partitioned Processor for Broadband Antenna Array Without Steering Delays
Author :
Jahromi, M. R Sayyah ; Godara, Lal C.
Author_Institution :
New South Wales Univ., Sydney, NSW
Abstract :
A constrained partition processor is an implementation of a broadband time domain antenna array processor using a fixed main beam steered in the look direction and a set of auxiliary beams to remove unwanted directional noise from the main beam. The weights of the auxiliary beams are constrained to block the desired signal. This paper presents a scheme to estimate the weights of the auxiliary beams requiring much less computation time than existing techniques
Keywords :
antenna arrays; array signal processing; broadband antennas; time-domain analysis; broadband antenna array; constrained partition processor; time domain analysis; Antenna arrays; Australia; Broadband antennas; Delay estimation; Directive antennas; Educational institutions; Information technology; Matrix decomposition; Sensor arrays; Signal processing;
Conference_Titel :
TENCON 2006. 2006 IEEE Region 10 Conference
Conference_Location :
Hong Kong
Print_ISBN :
1-4244-0548-3
Electronic_ISBN :
1-4244-0549-1
DOI :
10.1109/TENCON.2006.343900