DocumentCode :
2202908
Title :
A low power pseudo-random BIST technique
Author :
Basturkmen, Nadir Z. ; Reddy, Sudhakar M. ; Pomeranz, Irith
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
2002
fDate :
2002
Firstpage :
140
Lastpage :
144
Abstract :
Peak power consumption during testing is an important concern. For scan designs, a high level of switching activity is created in the circuit during scan shifts, which increases power consumption considerably. In this paper we propose a pseudo-random BIST scheme for scan designs, which reduces the peak power consumption as well as the average power consumption as measured by the switching activity in the circuit. The method reduces the switching activity in the scan chains and the activity in the circuit under test by limiting the scan shifts to a portion of the scan chain structure using scan chain disable. Experimental results on various benchmark circuits demonstrate that the technique reduces the switching activity caused by scan shifts.
Keywords :
VLSI; automatic test pattern generation; boundary scan testing; built-in self test; fault diagnosis; low-power electronics; BIST scheme; average power consumption; fault detection probability; graph partitioning; low power electronics; low power pseudo-random scheme; peak power consumption; scan chain disabling; scan designs; switching activity; test pattern generator; Built-in self-test; Chromium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2002. Proceedings of the Eighth IEEE International
Print_ISBN :
0-7695-1641-6
Type :
conf
DOI :
10.1109/OLT.2002.1030197
Filename :
1030197
Link To Document :
بازگشت