DocumentCode :
2203713
Title :
A simulator for evaluating redundancy analysis algorithms of repairable embedded memories
Author :
Huang, Rei-Fu ; Li, Jin-Fu ; Yeh, Jen-Chieh ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2002
fDate :
2002
Firstpage :
262
Lastpage :
267
Abstract :
We present a simulator for evaluating the redundancy analysis (RA) algorithms. The simulator can calculate the repair rate (the ratio of the number of repaired memories to the number of defective memories) of the given RA algorithm and the associated memory configuration and redundancy structure. With the tool, the user also can easily assess and plan the redundant (spare) elements, and subsequently develop the built-in redundancy analysis (BIRA) algorithms and circuits that are essential for built-in self-repair (BISR) of embedded memories. The simulator has another important feature - it can simulate the sequence of the detected faults in the real order improving the accuracy of the analysis results.
Keywords :
built-in self test; circuit simulation; digital simulation; integrated circuit testing; integrated memory circuits; random-access storage; redundancy; BIRA algorithms; BISR; RAM redundancy analysis; built-in redundancy analysis algorithms; built-in self-repair; memory repair; memory testing; redundancy analysis algorithms evaluation; redundancy structure; repair rate; repairable embedded memories; simulator; Algorithm design and analysis; Analytical models; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Electrical fault detection; Fault detection; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Workshop, 2002. Proceedings of the Eighth IEEE International
Print_ISBN :
0-7695-1641-6
Type :
conf
DOI :
10.1109/OLT.2002.1030229
Filename :
1030229
Link To Document :
بازگشت