Title :
Design of a 10-bit 100 MSamples/s BiCMOS D/A converter
Author :
Jorgensen, Ivan H. H. ; Tunheim, Svein Anders
Author_Institution :
Electron. Inst., Tech. Univ. Denmark, Lyngby, Denmark
Abstract :
A 10-bit 100 MSamples/s current-steering D/A converter (DAC) has been designed and processed in a 0.8 μm BiCMOS process. The DAC is intended for applications using direct digital synthesis, and focus has been set on achieving a high spurious free dynamic range (SFDR). The main part of the DAC is a matrix of current cells. To reduce skew between the steering signals to the current cells, an emitter-coupled logic (ECL) flip-flop, clocked by a global ECL clock, is included in each current cell. A bipolar differential pair, steered by the differential output of the ECL flip-flop, is used in each current cell to steer the current. At a generated frequency of fg≈0.3·fs (fs=100 MSamples/s), the simulated SFDR is larger than 60 dB. The DAC operates at 5 V, and has a power consumption of approximately 650 mW. The area of the chip-core is 2.2 mm×2.2 mm. Furthermore a measure to estimate the SFDR for the DAC based on short term simulations is presented. This measure seems to correspond very well with SFDR for long term simulations
Keywords :
BiCMOS integrated circuits; digital-analogue conversion; integrated circuit layout; 0.8 micron; 10 bit; 5 V; 650 mW; BiCMOS D/A converter; ECL flip-flop; bipolar differential pair; current-steering DAC; direct digital synthesis; emitter-coupled logic; global ECL clock; spurious free dynamic range; BiCMOS integrated circuits; Clocks; Dynamic range; Flip-flops; Frequency; Logic; Matrix converters; Process design; Semiconductor device measurement; Signal synthesis;
Conference_Titel :
Circuits and Systems, 1995., Proceedings., Proceedings of the 38th Midwest Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-7803-2972-4
DOI :
10.1109/MWSCAS.1995.510193