DocumentCode :
2206979
Title :
New arithmetic coder/decoder architectures based on pipelining
Author :
Osorio, Roberto R. ; Bruguera, Javier D.
Author_Institution :
Dept. of Electron. & Comput., Santiago de Compostela Univ., Spain
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
106
Lastpage :
115
Abstract :
In this paper we present new VLSI architectures for the arithmetic encoding and decoding of multilevel images. In these algorithms the speed is limited by their recursive natures and the arithmetic and memory access operations. They become specially critical in the case of decoding. In order to reduce the cycle length we propose working with two executions of the algorithm which alternate in the use of the pipelined hardware with a minimum increase in its cost
Keywords :
VLSI; decoding; digital arithmetic; image coding; pipeline arithmetic; VLSI architectures; arithmetic coder/decoder architectures; arithmetic decoding; arithmetic encoding; cycle length; multilevel images; pipelining; Application software; Arithmetic; Computer architecture; Decoding; Electronic mail; Encoding; Hardware; Image coding; Pipeline processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606817
Filename :
606817
Link To Document :
بازگشت