DocumentCode :
2207200
Title :
On Silicon Timing Validation of Digital Logic Gates "A Study of Two Generic Methods"
Author :
Singh, A.P. ; Panwar, N.S.
Author_Institution :
Univ. Sch. of Inf. Technol., New Delhi
fYear :
0
fDate :
0-0 0
Firstpage :
424
Lastpage :
427
Abstract :
The world of electronic industry, is working with nano-seconds domain of timings, so it\´s always a challenge for the electronic designers to know the exact, if not exact, then at least 99% accurate of on-silicon-delay values of their design components. By component, means, the smallest possible element for circuit designing. These components are a part of standard library, known as standard cell library. The technology trends are almost following the Moore\´s law and thus every year we see the technology shrinks by roughly a factor of 1.5. This trend will go on as predicted by the experts. With the increasing complexity in designs, the need for a better silicon evaluation of our building blocks is also increasing. The ASIC design flows use characterized-data for sign off, so to be aware of its accuracy is a must. As flip-flops are very important part of ASIC Design flow, the characterization of a flip flop of the ASIC library on silicon with a good accuracy is a challenge. Being a sequential element, FF\´s delays and power consumption are very important for ASIC designers. This study work deals with the basic understanding of these logic gates. The "two-methods" used for showing the techniques which can be readily used in the electronics industry for measuring/validating the silicon-timings for the digital gates. The methods are dummy path method and ring-oscillator method. The experimental work is performed to study the behavior of various sequential when observed under these two methods
Keywords :
application specific integrated circuits; flip-flops; logic design; logic gates; ASIC design flows; ASIC library; Moores law; circuit designing; digital logic gates; dummy path method; electronic industry; flip-flops; ring-oscillator method; sequential element; silicon timing validation; standard cell library; Application specific integrated circuits; Delay; Electronics industry; Flip-flops; Industrial electronics; Libraries; Logic gates; Moore´s Law; Silicon; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2006 25th International Conference on
Conference_Location :
Belgrade
Print_ISBN :
1-4244-0117-8
Type :
conf
DOI :
10.1109/ICMEL.2006.1650991
Filename :
1650991
Link To Document :
بازگشت