DocumentCode :
2207452
Title :
Low latency word serial CORDIC
Author :
Villalba, Julio ; Lang, Tomás
Author_Institution :
Dept. Comput. Archit., Malaga Univ., Spain
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
124
Lastpage :
131
Abstract :
In this paper we present a modification of the CORDIC algorithm which reduces the number of iterations almost to half by merging two successive iterations of the basic algorithm. The two coefficients per iteration are obtained with only a small increase in the cycle time by estimating one of the coefficients. A correcting iteration method is used to correct the possible errors produced by the estimate. Moreover, the modified iteration permits the reduction of the number of cycles required for the compensation of the scaling factor. The resulting architecture is word serial, working both in rotation and vectoring operation modes, presenting a low latency in comparison with the classical CORDIC approach
Keywords :
digital arithmetic; signal processing; iterations; scaling factor; vectoring operation modes; word serial CORDIC; Adders; Application software; Arithmetic; Computer architecture; Contracts; Delay; Error correction; Iterative algorithms; Merging; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606819
Filename :
606819
Link To Document :
بازگشت