DocumentCode :
2207611
Title :
Determination of the processor functionality in the design of processor arrays
Author :
Fimmel, Dirk ; Merker, Renate
Author_Institution :
Dept. of Electr. Eng., Univ. of Technol., Dreden, Germany
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
199
Lastpage :
208
Abstract :
In this paper the inclusion of hardware constraints into the design of massively parallel processor arrays is considered. We propose an algorithm which determines an optimal scheduling function as well as the selection of components which have to be implemented in one processor of a processor array. The arising optimization problem is formulated as an integer linear program which also takes the necessary chip area of a hardware implementation into consideration. Thereby we assume that an allocation function is given and that a partitioning of the processor array is required to match a limited chip area in silicon
Keywords :
high level synthesis; integer programming; linear programming; parallel processing; hardware constraints; hardware implementation; integer linear program; massively parallel processor arrays; optimal scheduling function; optimization problem; processor arrays design; processor functionality; Algorithm design and analysis; Delay; Difference equations; Hardware; Optimal scheduling; Partitioning algorithms; Process design; Processor scheduling; Scheduling algorithm; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606826
Filename :
606826
Link To Document :
بازگشت