DocumentCode :
2207687
Title :
Design of output dv/dt filter for motor drives
Author :
Acharya, B. Anirudh ; John, Vinod
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Sci., Bengaluru, India
fYear :
2010
fDate :
July 29 2010-Aug. 1 2010
Firstpage :
562
Lastpage :
567
Abstract :
Modern PWM inverter output voltage has high dv/dt, which causes problems such as voltage doubling that can lead to insulation failure, ground currents that results in electromagnetic interference concerns. The IGBT switching device used in such inverter are becoming faster, exacerbating these problems. This paper proposes a new procedure for designing the LC clamp filter. The filter increases the rise time of the output voltage of inverter, resulting in smaller dv/dt. In addition suitable selection of resonance frequency gives LCL filter configuration with improved attenuation. By adding this filter at output terminal of inverter which uses long cable, voltage doubling effect is reduced at the motor terminal. The design procedure is carried out in terms of the power converter based per unit scheme. This generalizes the design procedure to a wide range of power level and to study optimum designs. The effectiveness of the design is verified by computer simulation and experimental measurements.
Keywords :
PWM invertors; motor drives; power semiconductor switches; IGBT switching device; LC clamp filter; PWM inverter output voltage; motor drives; power converter; voltage doubling effect; Capacitors; Clamps; Induction motors; Inductors; Inverters; Resonant frequency; Snubbers; IGBT motor drives; common mode voltage; dv/dt-filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems (ICIIS), 2010 International Conference on
Conference_Location :
Mangalore
Print_ISBN :
978-1-4244-6651-1
Type :
conf
DOI :
10.1109/ICIINFS.2010.5578641
Filename :
5578641
Link To Document :
بازگشت