DocumentCode :
2208151
Title :
Architecture of a Wavelet Packet Transform Using Parallel Filters
Author :
Farahani, Mohsen Amiri ; Eshghi, Mohammad
Author_Institution :
Electr. & Comput. Eng. Fac.
fYear :
2006
fDate :
14-17 Nov. 2006
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, based on the word-serial pipeline architecture and parallel filter processing, a new architecture for direct and inverse wavelet packet transforms is introduced. This architecture increases the speed of the wavelet packet transforms. In this design, a word-serial architecture able to compute a complete wavelet packet transform (WPT) binary tree in an on-line fashion, and easily configurable in order to compute any required WPT sub tree is proposed. In this architecture, a high-pass filter and a low-pass filter are used concurrently, in order to compute the new coefficients. This architecture is suitable for the high speed on-line applications. With this architecture, the speed of the wavelet packet transforms is increased with a factor two, but the occupied area of the circuit is less than double. This architecture can be applied to any levels tree structure with any filter coefficients length
Keywords :
high-pass filters; low-pass filters; parallel architectures; pipeline processing; wavelet transforms; WPT binary tree; high speed on-line application; high-pass filter; low-pass filter; parallel filter processing; tree structure; wavelet packet transform; word-serial pipeline architecture; Computer architecture; Concurrent computing; Digital filters; Discrete wavelet transforms; Finite impulse response filter; Low pass filters; Tree data structures; Wavelet analysis; Wavelet packets; Wavelet transforms; WPT; parallel filters; tree structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2006. 2006 IEEE Region 10 Conference
Conference_Location :
Hong Kong
Print_ISBN :
1-4244-0548-3
Electronic_ISBN :
1-4244-0549-1
Type :
conf
DOI :
10.1109/TENCON.2006.343965
Filename :
4142555
Link To Document :
بازگشت