Title :
Access Queues for Multi-Bank Register Files Enabling Enhanced Performance of Highly Parallel Processors
Author :
Mukuda, Y. ; Aoyama, Konosuke ; Johguchi, Koh ; Mattausch, Hans Jurgen ; Koide, Tetsushi
Author_Institution :
Res. Center for Nanodevices & Syst., Hiroshima Univ.
Abstract :
The proposed register access queues are used as part of a scheduler which avoids possible access conflicts for a multi-bank register file in the highly parallelized processor. From the design and implementation in 180 nm CMOS technology, a multi-bank register file with the access queue realizes 65 % smaller area and 64 % higher clock frequency when compared with a conventional multi-port-cell register file. Since the cycle-based execution performance of the processor remains practically unchanged, the higher clock frequency translates directly into higher processor performance
Keywords :
CMOS integrated circuits; file organisation; microprocessor chips; queueing theory; scheduling; 180 nm; CMOS technology; clock frequency; cycle-based execution performance; multibank register file; parallel processor; register access queue; scheduling; CMOS technology; Clocks; Concurrent computing; Decoding; Electronic mail; Frequency; High performance computing; Out of order; Processor scheduling; Registers;
Conference_Titel :
TENCON 2006. 2006 IEEE Region 10 Conference
Conference_Location :
Hong Kong
Print_ISBN :
1-4244-0548-3
Electronic_ISBN :
1-4244-0549-1
DOI :
10.1109/TENCON.2006.344031