DocumentCode :
2209231
Title :
Performance enhancement in high speed on-chip interconnect lines
Author :
Krishna, K. Soorya ; Bhat, M.S.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol. Karnataka, Surathkal, India
fYear :
2010
fDate :
July 29 2010-Aug. 1 2010
Firstpage :
228
Lastpage :
233
Abstract :
An interconnect line along with a series inductor can be used as a resonant network for transmitting high frequency data/clock in an integrated circuit. In this paper, the design of an active inductor circuit and its use in a global interconnect line to form a resonant network for reducing interconnect delay and area is described. An active inductor in place of on-chip passive inductor reduces interconnect latency by 38% and area by 300 times at an operating frequency of 2 GHz in 0.18 μm technology. Monte Carlo simulations are carried out to find the range of interconnect delay variations and output voltage fluctuations due to process and mismatch variations in the active inductor circuit.
Keywords :
Monte Carlo methods; high-speed integrated circuits; inductors; integrated circuit interconnections; Monte Carlo simulations; active inductor circuit; frequency 2 GHz; high speed on-chip interconnect lines; interconnect delay variations; interconnect latency; resonant network; series inductor; size 0.18 mum; Active inductors; Delay; Inductance; Integrated circuit interconnections; Resonant frequency; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems (ICIIS), 2010 International Conference on
Conference_Location :
Mangalore
Print_ISBN :
978-1-4244-6651-1
Type :
conf
DOI :
10.1109/ICIINFS.2010.5578704
Filename :
5578704
Link To Document :
بازگشت