Title :
Optimization of asynchronous delay-insensitive pipeline latency using stage reorganization and optimal stage parameter estimation
Author :
Garnica, O. ; Lanchares, J. ; Hermida, R.
Author_Institution :
Dept. of Comput. Archit., Univ. Complutense de Madrid, Spain
Abstract :
This paper is devoted to studying two key issues of the asynchronous pipelines: their performance, and the influence that the position of stages have on the latency of a pipelined asynchronous circuit as a whole. To attain the performance evaluation, we derive expressions of the latency and the cycle time of a linear pipeline as closed-form formulas. To attain the influence of the position, we present some experiments, using the previous closed-form formulas, an different pipelines
Keywords :
asynchronous sequential logic; parameter estimation; performance evaluation; pipeline processing; asynchronous pipelines; performance evaluation; pipelined circuits; pzpelined asynchronous circuit; Concurrent computing; Delay; Pipelines; Variable speed drives;
Conference_Titel :
Application of Concurrency to System Design, 2001. Proceedings. 2001 International Conference on
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
0-7695-1071-X
DOI :
10.1109/CSD.2001.981774