DocumentCode :
2212562
Title :
A datapath generator for full-custom macros of iterative logic arrays
Author :
Gansen, Michael ; Richter, Frank ; Weiss, Oliver ; Noll, Tobias G.
Author_Institution :
Tech. Hochschule Aachen, Germany
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
438
Lastpage :
447
Abstract :
A new flexible datapath generator which allows the automated design of full-custom macros covering dedicated filter structures as well as programmable DSP cores is presented. The underlying concept combines the advantages of full-custom designs concerning power dissipation, silicon area, and throughput rate with a moderate design effort. In addition, the datapath generator can be easily included in existing semi-custom design flows. This enables highly efficient VLSI implementations of optimized full-custom macros (datapaths) embedded into synthesized standard cell designs covering uncritical structures in terms of area, power, and throughput (e.g. control paths) using common design flows. In order to demonstrate the datapath generator assisted design flow, the implementation of a time-shared correlator is presented as an example
Keywords :
VLSI; circuit layout CAD; logic arrays; automated design; common design flows; datapath generator; dedicated filter structures; full-custom macros; iterative logic arrays; power dissipation; programmable DSP cores; silicon area; throughput rate; time-shared correlator; Circuits; Design optimization; Digital signal processing; Libraries; Logic arrays; Power dissipation; Programmable logic arrays; Silicon; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606849
Filename :
606849
Link To Document :
بازگشت