Title :
A prototype of an AAL for high bit rate real-time data transmission system over ATM networks using a RSE CODEC
Author :
Eilers, Dirk ; Voglgsang, Alfred ; Plankl, Arnold ; Körner, Gerri ; Steckenbiller, Helmut ; Knorr, Rudi
Author_Institution :
Fraunhofer Inst. of Commun. Syst., Munich, Germany
Abstract :
This work introduces a prototype of an ATM Adaptation Layer (AAL) with forward error correction (FEC) to serve the problems raised by high and variable bit rate real-time data transmission systems (for example studio/video applications) over ATM networks. To match the high bandwidth requirements at real-time and to minimize the implementation resources an encapsulated coding system is introduced. The coding system comprises a Reed Solomon Erasure (RSE) code, an interleaver and a CRC on cell level. The RSE is only capable of correcting cell-losses. Hence bit-errors are detected by the CRC and referenced as cell-losses. In using the RSE the benefits of ATM are exploited to improve FEC and the overall processing time becomes significantly small against conventional solutions. The prototype is implemented in Alteras FLEX10KE series FPGAs and the syntheses results are depicted
Keywords :
Reed-Solomon codes; asynchronous transfer mode; codecs; field programmable gate arrays; forward error correction; high level synthesis; real-time systems; variable rate codes; ATM Adaptation Layer; ATM networks; Alteras FLEX10KE series; FPGA; RSE CODEC; Reed Solomon Erasure code; cell-loss; encapsulated coding system; forward error correction; high bandwidth; high bit rate; real-time data transmission system; variable bit rate; Asynchronous transfer mode; Automatic repeat request; Bandwidth; Bit rate; Codecs; Cyclic redundancy check; Data communication; Forward error correction; Prototypes; Real time systems;
Conference_Titel :
Rapid System Prototyping, 2000. RSP 2000. Proceedings. 11th International Workshop on
Conference_Location :
Paris
Print_ISBN :
0-7695-0668-2
DOI :
10.1109/IWRSP.2000.855206