DocumentCode :
2213938
Title :
Performance and power impact of issue-width in chip-multiprocessor cores
Author :
Ekman, Magnus ; Stenstrom, Per
Author_Institution :
Dept. of Comput. Eng., Chalmers Univ. of Technol., Goteborg
fYear :
2003
fDate :
9-9 Oct. 2003
Firstpage :
359
Lastpage :
368
Abstract :
We explore the trade-off between the issue-width of the cores and the number of cores on a chip by considering design points with comparable area with respect to both performance and energy. We focus on scalable parallel applications from SPLASH-2. While they are known to benefit from as many cores as possible we show that these applications can be run as efficiently and with comparable power consumption on a chip-multiprocessor (CMP) with fewer, but wider-issue cores. This is attributable to their inherent ILP and the fact that fewer cores result in less performance and power consumption losses in the on-chip memory hierarchy
Keywords :
instruction sets; microprocessor chips; multi-threading; multiprocessing systems; power consumption; CMP; ILP; SPLASH-2; chip-multiprocessor cores; issue width; on-chip memory hierarchy; scalable parallel application; Concurrent computing; Energy consumption; Out of order; Parallel processing; Performance loss; Pipelines; Power engineering and energy; Power engineering computing; Protocols; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 2003. Proceedings. 2003 International Conference on
Conference_Location :
Kaohsiung
ISSN :
0190-3918
Print_ISBN :
0-7695-2017-0
Type :
conf
DOI :
10.1109/ICPP.2003.1240600
Filename :
1240600
Link To Document :
بازگشت