DocumentCode :
2214003
Title :
Memory System for a Dynamically Adaptable Pixel Stream Architecture
Author :
Ngan, Nicolas ; Marpeaux, Geoffroy ; Dokladalova, Eva ; Akil, Mohamed ; Contou-Carrère, François
Author_Institution :
Lab. Inf. Gaspard Monge, UMLV, France
fYear :
2010
fDate :
Aug. 31 2010-Sept. 2 2010
Firstpage :
199
Lastpage :
204
Abstract :
Nowadays, embedded vision systems have to face new hard requirements involved by modern applications: real-time processing of high resolution images issued by multiple image sensors. Recently, a new adaptable ring-based interconnection network on chip has been proposed. Based on adaptive datapath, it allows handling of multiple parallel pixel streams. In this paper, we present a new hierarchical memory system proposed for this adaptable ring-based architecture. The design of its different levels is discussed and we show how the memory system adapts dynamically with respect to the datapath and data access management in the interconnection network. We also present the timing performance and area occupation measured on an FPGA prototype.
Keywords :
computer vision; embedded systems; field programmable gate arrays; image resolution; image sensors; multiprocessor interconnection networks; network-on-chip; FPGA prototype; adaptable ring-based architecture; data access management; dynamically adaptable pixel stream architecture; embedded vision systems; hierarchical memory system; high resolution images; image sensors; multiple parallel pixel streams; real-time processing; ring-based interconnection network on chip; FPGA; adaptable; embedded; image processing; memory; ring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Type :
conf
DOI :
10.1109/FPL.2010.48
Filename :
5694247
Link To Document :
بازگشت