Title :
IP Based Configurable SIMD Massively Parallel SoC
Author :
Baklouti, Mouna ; Abid, Mohamed ; Marquet, Philippe ; Dekeyser, Jean Luc
Author_Institution :
Univ. Lille, Villeneuve d´´Ascq, France
fDate :
Aug. 31 2010-Sept. 2 2010
Abstract :
Significant advances in the field of configurable computing have enabled parallel processing within a single Field-Programmable Gate Array (FPGA) chip. This paper presents the implementation of a flexible and programmable Single Instruction Multiple Data (SIMD) processing system on FPGA that can be adapted to the application. Its implementation is based on an IP (Intellectual Property) assembling approach making its design fast and easy. A generation tool is also developed to generate the SIMD configuration depending on the application requirements. The proposed parallel processing system on chip is portable, scalable and flexible since it can be customized to match the needs of a data parallel application. Based on FPGA, different SIMD configurations have been evaluated in terms of performance and area trade-offs. The proposed parametric system shows good results executing some signal processing applications such as parallel matrices multiplication, FIR filter and RGB to YIQ image color conversion.
Keywords :
field programmable gate arrays; industrial property; logic design; parallel architectures; system-on-chip; FPGA; IP; SIMD; SoC; configurable computing; field programmable gate array; intellectual property; parallel processing; parallel processing system; single instruction multiple data processing system; system on chip; IP; SMID; SoC; data parallel applications;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
Print_ISBN :
978-1-4244-7842-2
DOI :
10.1109/FPL.2010.57