DocumentCode :
2214277
Title :
Robust FPGA Design under Variations
Author :
Kumar, Akhilesh ; Anis, Mohab
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Waterloo, Waterloo, ON, Canada
fYear :
2010
fDate :
Aug. 31 2010-Sept. 2 2010
Firstpage :
259
Lastpage :
262
Abstract :
This paper briefly describes the PhD research work on Robust FPGA Design Under Variations. The work proposes design techniques in three primary areas, viz., power yield enhancement, timing yield enhancement and IR-drop reduction. An architecture and CAD enhancement technique is proposed for improving the timing yield of FPGAs under process variations. Two different techniques are proposed for improving the power yield of FPGAs under process variations. The first technique reduces spatial correlation among leaking blocks to reduce leakage variability, whereas the second technique sizes the transistors of the buffers in the interconnects to reduce leakage variability. For IR-drop reduction, two different CAD techniques are proposed. The first design methodology is an IR-drop aware place and route technique which reduces local switching activities in a region to reduce IR-drops. The second approach is an IR-drop aware clustering methodology. This methodology reduces the clustering of high switching activity nets in a logic cluster to improve the supply voltage profile.
Keywords :
field programmable gate arrays; logic CAD; parallel architectures; pattern clustering; power aware computing; CAD; FPGA design; IR drop reduction; field programmable gate array; leakage variability; logic cluster; power yield enhancement; timing yield enhancement; FPGA; IR-Drop; Leakage; Variability; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Type :
conf
DOI :
10.1109/FPL.2010.60
Filename :
5694259
Link To Document :
بازگشت