DocumentCode :
2214495
Title :
An optimized coefficient update processor for high-throughput adaptive equalizers
Author :
Lütkemeyer, Christian ; Noll, Tobias G.
Author_Institution :
Tech. Hochschule Aachen, Germany
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
519
Lastpage :
528
Abstract :
A processor for the adaptation of the coefficients in high throughput adaptive equalizers is presented. The accumulation operation-fundamental basis of the adaptation process-is split into two steps: A fine-grain carry-save accumulation with time sharing factor 2 collects the products of estimated error and input symbols over a block length of 16 input symbols and operates at twice the symbol rate, a master accumulator with time-sharing factor 32 collects the block-sums from 16 fine-grain accumulators, multiplies them with the adaptation constant and carries out the final vector merging operation, saturation, tap leakage and radix-4 Booth recording. Three steps to reduce the power consumption of the fine-grain accumulators is presented and evaluated for a 14-bit-wide accumulator: The suppression of one state of the redundant codes for the value “1” in the carry save digit alphabet i.e. (0, 1) or (1,0), reduces the power consumption by 5.5%; The redundancy-reduced digit alphabet can be exploited to reduce the transistor count of the following full adder by one third, resulting in a significant input capacity reduction which increases the maximum clock frequency by nearly 15% and achieves further reduction of power consumption of 2.7%. Finally an optimized sign extension logic reduces the capacitive load of the input sign bits by 70%, eliminates six of the full adders in the sign extension slices and increases the power reduction to 19.2%. The maximum clock frequency of the accumulator could be increased by 18% due to the reduced internal lends
Keywords :
adaptive equalisers; adders; codes; digital arithmetic; accumulation operation; accumulator; adaptation constant; capacitive load; fine-grain carry-save accumulation; full adder; high-throughput adaptive equalizers; maximum clock frequency; optimized coefficient update processor; radix-4 Booth recording; redundancy-reduced digit alphabet; sign extension logic; time sharing factor; transistor count; vector merging; Adaptive equalizers; Clocks; Energy consumption; Frequency; Intersymbol interference; Logic; Merging; Mobile communication; Stability; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606857
Filename :
606857
Link To Document :
بازگشت