DocumentCode :
22146
Title :
Efficient encoding of QC-LDPC codes based on rotate-left-accumulator circuits
Author :
Peng Zhang ; Changyin Liu ; Lanxiang Jiang
Author_Institution :
Inf. Eng. Sch., Commun. Univ. of China, Beijing, China
Volume :
49
Issue :
13
fYear :
2013
fDate :
June 20 2013
Firstpage :
810
Lastpage :
812
Abstract :
For efficient hardware implementation of QC-LDPC encoders, four types of rotate-left-accumulator (RLA) circuits are proposed. Although the performance of a type I RLA circuit is exactly identical to the most widely used shift-register-adder-accumulator (SRAA) circuit, its reasonable structure can derive the other three counterparts. Both type II and III RLA circuits are highly area efficient, and have the same speed as the SRAA circuit. Compared with these serial-in circuits, the parallel-in type IV RLA circuit is faster at the cost of more memory, and suitable for applications where generator matrices have fewer block rows or special parity-check matrices are used to encode.
Keywords :
parity check codes; shift registers; QC-LDPC codes; SRAA circuit; efficient encoding; generator matrices; parallel-in type IV RLA circuit; parity-check matrices; rotate-left-accumulator circuits; serial-in circuits; shift-register-adder-accumulator circuit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.4342
Filename :
6553031
Link To Document :
بازگشت