DocumentCode :
2214995
Title :
A Karatsuba-Based Montgomery Multiplier
Author :
Chow, Gary C T ; Eguro, K. ; Luk, Wayne ; Leong, Philip
Author_Institution :
Dept. of Comput., Imperial Coll. London, London, UK
fYear :
2010
fDate :
Aug. 31 2010-Sept. 2 2010
Firstpage :
434
Lastpage :
437
Abstract :
Modular multiplication of long integers is an important building block for cryptographic algorithms. Although several FPGA accelerators have been proposed for large modular multiplication, previous systems have been based on O(N2) algorithms. In this paper, we present a Montgomery multiplier that incorporates the more efficient Karatsuba algorithm which is O(N(log 3/log 2)). This system is parameterizable to different bitwidths and makes excellent use of both embedded multipliers and fine-grained logic. The design has significantly lower LUT-delay product and multiplier-delay product compared with previous designs. Initial testing on a Virtex-6 FPGA showed that it is 60-190 times faster than an optimized multi-threaded software implementation running on an Intel Xeon 2.5 GHz CPU. The proposed multiplier system is also estimated to be 95-189 times more energy efficient than the software-based implementation. This high performance and energy efficiency makes it suitable for server-side applications running in a datacenter environment.
Keywords :
digital arithmetic; field programmable gate arrays; multi-threading; optimisation; public key cryptography; FPGA accelerator; Intel Xeon 2.5 GHz CPU; Karatsuba based Montgomery multiplier; Virtex 6 FPGA; cryptographic algorithm; modular multiplication; multithreaded software; Karatsuba multiplication; Montgomery multiplication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Type :
conf
DOI :
10.1109/FPL.2010.89
Filename :
5694289
Link To Document :
بازگشت