DocumentCode :
2215300
Title :
Hardware architecture for a bidirectional hetero-associative Protein Processing Associative Memory
Author :
Qadir, Omer ; Liu, Jerry ; Timmis, Jon ; Tempesti, Gianluca ; Tyrrell, Andy
Author_Institution :
Dept. of Electron., Intell. Syst. Group, Univ. of York, York, UK
fYear :
2011
fDate :
5-8 June 2011
Firstpage :
208
Lastpage :
215
Abstract :
This paper details an extension to an architecture for robust bidirectional hetero-associative recall. Our proposed Protein Processor Associative Memory (PPAM) is fundamentally different from the traditional processing methods which use arithmetic operations and consequently Arithmetic and Logic Units (ALUs). In this paper, we improve on our initial work addressing concerns surrounding hardware implementation. We present the improved computational architecture, coupled with a corresponding hardware architecture for implementation. Results of applying the hardware implementation on a small dataset are included, along with reports from synthesis tools about hardware utilisation.
Keywords :
associative processing; biocomputing; content-addressable storage; digital arithmetic; learning (artificial intelligence); memory architecture; parallel architectures; proteins; arithmetic and logic units; bidirectional heteroassociative; hardware architecture; protein processing associative memory; Artificial intelligence; Associative memory; Computer aided manufacturing; Computer architecture; Hardware; Proteins; Training;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Evolutionary Computation (CEC), 2011 IEEE Congress on
Conference_Location :
New Orleans, LA
ISSN :
Pending
Print_ISBN :
978-1-4244-7834-7
Type :
conf
DOI :
10.1109/CEC.2011.5949620
Filename :
5949620
Link To Document :
بازگشت