Title :
Forward power annotation on physical layout floor-plan
Author :
Zafalon, Roberto ; Guardiani, Carlo ; Rossi, Marco Casale ; Rambaldi, Roberto
Author_Institution :
SGS-Thomson Microelectron., Agrate Brianza, Italy
Abstract :
A design methodology that provides the information about the distribution of power on the physical layout is presented in this paper. Unlike previous work, this information can be used to detect possible power distribution problems early in the design cycle. The methodology consists in creating the required links between a gate-level, probabilistic power estimation tool and a floor-planner. In this way the power consumption data can be properly localized with respect to the regioning generated on the physical layout before the actual detailed placement and routing occurs. The application of this technique to the design of a low-power IDCT circuit on a 0.5 μm sea-of-gate CMOS technology is presented in this paper, showing the considerable advantages of the proposed method
Keywords :
CMOS digital integrated circuits; VLSI; circuit layout CAD; integrated circuit layout; integrated circuit modelling; 0.5 micron; VLSI layout; design methodology; floor planner; forward power annotation; gate-level probabilistic power estimation tool; low-power IDCT circuit; physical layout floor-plan; power consumption data; power distribution; sea-of-gate CMOS technology; Circuits; Design optimization; Displays; Energy consumption; Microelectronics; Power supplies; Rails; Routing; Semiconductor device modeling; Very large scale integration;
Conference_Titel :
Custom Integrated Circuits Conference, 1996., Proceedings of the IEEE 1996
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-3117-6
DOI :
10.1109/CICC.1996.510582