DocumentCode
2220163
Title
A diagnosability metric for parametric path delay faults
Author
Sivaraman, Mukund ; Strojwas, Andrzej J.
Author_Institution
Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear
1996
fDate
28 Apr-1 May 1996
Firstpage
316
Lastpage
322
Abstract
Published research on delay fault testing has largely focused on generating a minimal set of test vector pairs to detect as many delay faults in a circuit as possible. Little regard has been paid to the diagnosability of delay faults in the quest for generating tests which can simultaneously detect a delay fault on many paths, one loses the ability to determine which paths caused a chip failure. In an earlier work [1996] we presented a framework to detect which paths are likely to have caused a chip failure for a set of delay fault tests, and to find the associated likely fabrication process parameter variations. Here, we quantify the diagnosability of a path delay fault for a test, and develop a methodology based on the diagnosis framework presented earlier to determine the diagnosability of each path delay fault detected by a given test set. Furthermore, we apply this approach to find the diagnosability of robust path delay faults for the ISCAS´89 benchmark circuits
Keywords
VLSI; delays; failure analysis; fault diagnosis; integrated circuit testing; logic testing; timing; ISCAS´89 benchmark circuits; chip failure; delay fault testing; diagnosability; diagnosability metric; diagnosis framework; fabrication process parameter variations; parametric path delay faults; test set; test vector pairs; Benchmark testing; Circuit faults; Circuit testing; Delay effects; Electrical fault detection; Fault detection; Fault diagnosis; Logic testing; Robustness; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location
Princeton, NJ
ISSN
1093-0167
Print_ISBN
0-8186-7304-4
Type
conf
DOI
10.1109/VTEST.1996.510874
Filename
510874
Link To Document