Title :
Optimal voltage testing for physically-based faults
Author :
Liao, Yuyun ; Walker, D.M.H.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fDate :
28 Apr-1 May 1996
Abstract :
In this paper we investigate optimal voltage testing approaches for physically-based faults in CMOS circuits. We describe the general nature of the problem and then focus an two fault types: resistive bridges between gate outputs that cause pattern sensitive functional faults and opens in transmission gates that cause delay faults. In both cases, the traditional stuck at model is inadequate. The test vector to sensitize and propagate a resistive bridging fault is not unique. The traditional greedy test vector selection is optimistic, with some choices having poor real coverage. We realistically model the fault and fault coverage, and describe an optimal selection strategy. In a transmission gate with an open NMOS or PMOS device, the output voltage is degraded, increasing delay and reducing noise margin. We model this fault and show how low-voltage testing can be used to detect it. Our goal in applying these techniques to all important fault types is to maximize the real coverage of voltage tests, thereby minimizing the number of relatively slow Iddq tests required to achieve high quality
Keywords :
CMOS logic circuits; automatic testing; delays; fault diagnosis; integrated circuit noise; integrated circuit testing; logic gates; logic testing; CMOS circuits; Iddq tests; delay faults; fault coverage; gate outputs; low-voltage testing; noise margin; optimal voltage testing; pattern sensitive functional faults; physically-based faults; resistive bridges; selection strategy; test vector; transmission gates; Bridge circuits; Circuit faults; Circuit testing; Degradation; Delay; Fault detection; MOS devices; Noise reduction; Semiconductor device modeling; Voltage;
Conference_Titel :
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-7304-4
DOI :
10.1109/VTEST.1996.510878