DocumentCode :
2220277
Title :
Reducing compilation time overhead in compiled simulators
Author :
Reshadi, Mehrdad ; Dutt, Nikil
Author_Institution :
Center for Embedded Syst., California Univ., Irvine, CA, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
151
Lastpage :
153
Abstract :
Compiled simulation is a well known technique for improving the performance of instruction set simulators at the cost of compilation time. However the compilation time overhead makes such usage of compiler optimizations impractical especially for large applications. We propose a hybrid compiled simulation approach that is simple, generates an optimized decoder and has almost no compilation overhead comparing to static compiled simulation. Using two contemporary processor models- ARM7 and Sparc- we demonstrated that our technique can reduce the compilation time by 99% on the average, from several thousands of seconds to only tens of seconds.
Keywords :
hybrid simulation; instruction sets; optimising compilers; ARM7 contemporary processor model; Sparc; compilation time overhead; compiler optimization; decoder; hybrid compiled simulation; instruction set simulator; static compiled simulation; Analytical models; Application software; Computational modeling; Computer aided instruction; Computer simulation; Decoding; Dynamic compiler; Embedded computing; Optimizing compilers; Program processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240888
Filename :
1240888
Link To Document :
بازگشت