DocumentCode :
2220402
Title :
Built-in self-test of logic blocks in FPGAs (Finally, a free lunch: BIST without overhead!)
Author :
Stroud, Charles ; Konala, Srinivasa ; Chen, Ping ; Abramovici, Miron
Author_Institution :
Dept. of Electr. Eng., Kentucky Univ., Lexington, KY, USA
fYear :
1996
fDate :
28 Apr-1 May 1996
Firstpage :
387
Lastpage :
392
Abstract :
We present a new approach for Field Programmable Gate Array (FPGA) testing that exploits the reprogrammability of FPGAs to create Built-In Self-Test (BIST) logic only during off-line test. As a result, BIST is achieved without any area overhead or performance penalties to the system function implemented by the FPGA. Our approach is applicable to all levels of testing, achieves maximal fault coverage, and all tests are applied at-speed. We describe the BIST architecture used to test all the programmable logic blocks in an FPGA and the configurations required to implement our approach using a commercial FPGA. We also discuss implementation problems caused by CAD tool limitations and limited architectural resources, and we describe techniques which overcome these limitations
Keywords :
VLSI; automatic testing; built-in self test; field programmable gate arrays; integrated circuit testing; logic testing; BIST architecture; FPGA testing; built-in self-test; field programmable gate array testing; programmable logic blocks; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Field programmable gate arrays; Logic circuits; Logic devices; Logic testing; Programmable logic arrays; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location :
Princeton, NJ
ISSN :
1093-0167
Print_ISBN :
0-8186-7304-4
Type :
conf
DOI :
10.1109/VTEST.1996.510883
Filename :
510883
Link To Document :
بازگشت