DocumentCode :
2221724
Title :
Aggressive test power reduction through test stimuli transformation
Author :
Sinanoglu, Ozgur ; Orailoglu, Alex
Author_Institution :
Comput. Sci. & Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
542
Lastpage :
547
Abstract :
Excessive switching activity during shift cycles in scan-based cores imposes considerable test power challenges. To ensure rapid and reliable test of SOCs, we propose a scan chain modification methodology that transforms the stimuli to be inserted to the scan chain through logic gate insertion between scan cells, reducing scan chain transitions. We introduce a novel matrix band algebra to formulate the impact of scan chain modifications on test stimuli transformations. Based on this analysis, we develop algorithms for transforming a set of test vectors into power-optimal test stimuli through cost-effective scan chain modifications. Experimental results show that scan-in power reductions exceeding 90% for test vectors and 99.5% for test cubes can be attained by the proposed methodology.
Keywords :
integrated circuit testing; logic gates; power consumption; system-on-chip; SOC; aggressive test power reduction; excessive switching; logic gate insertion; matrix band algebra; scan chain modification methodology; scan-based core; scan-in power reduction; test cube; test stimuli transformation; test vector; Algebra; Algorithm design and analysis; Computer science; Inverters; Logic gates; Logic testing; Matrices; Power dissipation; Power engineering and energy; Reliability engineering;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240953
Filename :
1240953
Link To Document :
بازگشت