Title :
A 325 MHz 3.3 V 10-bit CMOS D/A converter core with novel latching driver circuit
Author :
Van Bavel, Nicholas
Author_Institution :
Cicada Semicond. Inc., Austin, TX, USA
Abstract :
This paper describes a very compact 10-bit D/A converter (DAC) core which achieves 325 MHz operation with a 3.3 V analog supply. A double cascoded p-channel current source array with a 5 bit MSB segmented and 5 bit LSB binary architecture results in less than 1 LSB of DNL/INL and sub-nsec rise/fall times. A novel latching driver circuit combines the digital decoding latch and switch driver functions into a single circuit. The die area is 0.135 mm2, less than 1/10 the size of previously reported 8-bit DAC designs
Keywords :
CMOS integrated circuits; digital-analogue conversion; driver circuits; integrated circuit layout; 10 bit; 3.3 V; 325 MHz; CMOS DAC core; D/A converter core; digital decoding latch function; double cascoded p-channel current source array; latching driver circuit; switch driver function; Application software; Decoding; Driver circuits; Impedance; Latches; Logic; Space technology; Switches; Switching circuits; Weight control;
Conference_Titel :
Custom Integrated Circuits Conference, 1998. Proceedings of the IEEE 1998
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-4292-5
DOI :
10.1109/CICC.1998.694973