Title :
High-throughput multi-rate LDPC decoder based on architecture-oriented parity check matrices
Author :
Radosavljevic, Predrag ; de Baynast, Alexandre ; Karkooti, Marjan ; Cavallaro, Joseph R.
Author_Institution :
ECE Dept., Rice Univ., Houston, TX, USA
Abstract :
A high throughput pipelined LDPC decoder that supports multiple code rates and codeword sizes is proposed. In order to increase memory throughput, irregular block structured parity-check matrices are designed with the constraint of equally distributed odd and even nonzero block-columns in each horizontal layer for the pre-determined set of code rates. The designed decoder achieves a data throughput of more than 1 Gb/s without sacrificing the error-correcting performance of capacity-approaching irregular block codes. The architecture is prototyped on an FPGA and synthesized for an ASIC design flow.
Keywords :
block codes; decoding; error correction codes; matrix algebra; parity check codes; ASIC designflow; FPGA; architecture-oriented parity check matrix; block structured parity-check matrix; capacity-approaching irregular block code; equally distributed odd; error-correcting performance; even nonzero block-column; high-throughput multirate pipelined LDPC decoder; Abstracts; Decoding; Hardware; Heating; Parity check codes; Prototypes; Table lookup;
Conference_Titel :
Signal Processing Conference, 2006 14th European
Conference_Location :
Florence