Title :
Design verification using formal techniques
Author :
Zhu, Yunshan ; Marshall, Tom
Author_Institution :
Adv. Technol. Group, Synopsys Inc., Mountain View, CA, USA
Abstract :
Functional verification is often the bottleneck in a hardware design flow. While simulation and coverage analysis still represent the main stream verification methodology, formal verification shows a lot of promise in its ability to exhaustively search the design space. This tutorial introduces some basic concepts for applying formal verification and presents a methodology that combines formal techniques and simulation. We use a concrete hardware design (UART) as an illustration throughout our discussion
Keywords :
formal verification; UART; coverage analysis; formal verification; hardware design; simulation; Analytical models; Computer errors; Concrete; Design engineering; Embedded system; Formal verification; Hardware; Lead compounds; Process design; Timing;
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
DOI :
10.1109/ICASIC.2001.982489