Title :
A CMOS cell generation system for two-dimensional transistor placement
Author :
Shibatani, Satoshi ; Sadakane, Toshiyuki ; Nakao, Hiroomi ; Terai, Masayuki ; Okazaki, Kaoru
Author_Institution :
Mitsubishi Electr. Corp., Hyogo, Japan
Abstract :
This paper presents an automatic layout generation system for CMOS uniform height cells with a two-dimensional layout style. The two-dimensional layout style described in this paper is effective with such cells as consist of considerably varied sizes of transistors. The proposed system generates a high density layout of such cells. To show the effectiveness of the two-dimensional layout style, we compared cell layouts generated by the proposed system with cell layouts in the traditional one-dimensional layout style, for various cell heights. Moreover, the experimental results show that the generated layouts are comparable in terms of cell area to manual two-dimensional layouts done by skilled layout designers
Keywords :
CMOS integrated circuits; circuit layout CAD; integrated circuit layout; CMOS cell generation; CMOS uniform height cells; automatic layout generation; high density layout; skilled layout designers; two-dimensional layout; two-dimensional transistor placement; Application specific integrated circuits; Energy consumption; Logic arrays; Logic circuits; Random access memory; SDRAM; Wires;
Conference_Titel :
Custom Integrated Circuits Conference, 1998. Proceedings of the IEEE 1998
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-4292-5
DOI :
10.1109/CICC.1998.694992