DocumentCode :
2225818
Title :
System-on-a-chip architecture for W-CDMA baseband modem LSI
Author :
Ise, Masanao ; Uchida, Yoshihiro ; Onoye, Takao ; Shirakawa, Isao
Author_Institution :
Dept. Inf. Syst. Eng., Osaka Univ., Japan
fYear :
2001
fDate :
2001
Firstpage :
364
Lastpage :
369
Abstract :
A system-on-a-chip architecture dedicated to a W-CDMA (Wideband Code Division Multiple Access) baseband modem LSI is described, with the main theme focused on the cell searcher and PIL (Prime InterLeaver) modules. First, the next generation wireless communication system based on W-CDMA is briefly overviewed. Then, a novel VLSI architecture is proposed mainly for the cell searcher and PIL modules, in which a search algorithm is refined for the cell searcher to minimize the circuit size, maintaining the operating throughput, and a time-shared scheme is adopted for the Turbo encoding/decoding, aiming at the maximization of the hardware sharing in the encoding/decoding process. Finally, implementation results are shown to demonstrate that the proposed architecture can contribute much toward the practical low-power implementation of a W-CDMA baseband modem LSI
Keywords :
VLSI; code division multiple access; digital signal processing chips; large scale integration; low-power electronics; mobile radio; modems; turbo codes; PIL module; VLSI architecture; W-CDMA baseband modem LSI; cell searcher; hardware sharing; low-power design; search algorithm; system-on-a-chip; time sharing; turbo code; wireless communication system; Baseband; Decoding; Encoding; Large scale integration; Modems; Multiaccess communication; System-on-a-chip; Very large scale integration; Wideband; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982576
Filename :
982576
Link To Document :
بازگشت