Title :
Damage Evaluation of Wet-Chemical Si-Wafer Thinning/Backside Via Exposure Process
Author :
Watanabe, N. ; Miyazaki, Toshimasa ; Yoshikawa, Kenichi ; Aoyagi, Masahiro
Author_Institution :
Nanoelectron. Res. Inst., Nat. Inst. of Adv. Ind. Sci. & Technol., Tsukuba, Japan
Abstract :
To realize low-cost and damage-less through silicon via (TSV) formation, we evaluated the damage caused by a new wet-chemical Si-wafer thinning/backside via exposure process. Damage at the etched Si subsurface was examined using ball-on-ring tests, cross-sectional transmission electron microscopy, and electron energy loss spectroscopy. The die fracture load obtained after this process was higher than those for processes that include a backgrinding step. There was little damage to the etched Si subsurface layer after our new process. We then evaluated the damage in 0.8- μm metal-oxide-semiconductor field-effect transistor generated by the new process. The changes in threshold voltage, subthreshold swing, transconductance, and leakage current were very small, even when the wafer was thinned down to 20 μm. Finally, we applied our new process to a Cu/Ta via wafer to evaluate the damage in a TSV. No damaged layers were observed in the TSV, and the leakage current between the TSVs after this process was sufficiently small for practical application.
Keywords :
copper compounds; electron energy loss spectra; elemental semiconductors; etching; silicon; three-dimensional integrated circuits; transmission electron microscopy; Cu-Ta; Si; TSV; ball-on-ring tests; cross-sectional transmission electron microscop; damage evaluation; die fracture; electron energy loss spectroscopy; etched Si subsurface; exposure process; leakage current; metal-oxide-semiconductor field-effect transistor; size 0.8 mum; size 20 mum; subthreshold swing; threshold voltage; through silicon via formation; transconductance; wet-chemical Si-wafer thinning/backside; CMOS integrated circuits; Etching; Glass; Hafnium; MOSFET; Silicon; Through-silicon vias; Si wafer thinning; Three-dimensional integrated circuit; backside via exposure; three-dimensional integration; through silicon via; wet etching;
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
DOI :
10.1109/TCPMT.2014.2304462