Title :
FIR digital filter implementation using flattened coefficient
Author :
Yoon, Sang-Hun ; Chong, Jong-Wha
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
Abstract :
In this paper, we present a new method to reduce the number of adders and registers in FIR digital filters. Few efforts have been taken for reducing the number of registers in filters, while a lot of methods have been developed to decrease the number of adders in the past decade. This paper presents a novel method to cut down the number of registers without loss of critical path delay by mixing the direct-form filter with the transversal one. Two adder-sharing structures, one for small area and the other for high data rate, are proposed. For low power consumption, each adder is shared only one time in these structures. As a result, proposed area-efficient adder-sharing structure can reduce area (15%), and power consumption (44%). Also, a new throughput efficient structure can decrease area (3%), delay (24%), and power consumption (25%)
Keywords :
FIR filters; adders; delays; digital arithmetic; digital filters; digital integrated circuits; filtering theory; low-power electronics; FIR digital filter implementation; adder-sharing structures; adders reduction; area-efficient structure; delay reduction; direct-form filter; flattened coefficient; low power consumption; registers reduction; throughput efficient structure; transversal filter; Adders; Application specific integrated circuits; Capacitance; Digital filters; Energy consumption; Finite impulse response filter; Hardware; Propagation delay; Throughput; Transversal filters;
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
DOI :
10.1109/ISCAS.2000.856072