DocumentCode :
2227473
Title :
Study of test approach for IP cores applicable to SOC designs
Author :
Wong, Mike W T ; Ko, K.Y. ; Lee, Y.S.
Author_Institution :
Dept. of Electron. & Inf. Eng., Hong Kong Polytech. Univ., Kowloon, China
fYear :
2001
fDate :
2001
Firstpage :
612
Lastpage :
615
Abstract :
A test approach for testing Intellectual Property (IP) analog/mixed-signal cores is presented. The proposed procedure comprises a two-phase test design process: an equivalent fault analysis is carried out in the initial phase, followed by a built-in self-test (BIST) technique based on the weighted sum of selected node voltages. Each phase of the procedure has been validated with example circuits. Besides high fault coverage, the proposed BIST technique only needs an extra testing output pin, and only a single DC stimulus is needed to feed at the primary input of the circuit under test (CUT). Hence, the proposed BIST technique is especially suitable for the testing environment of IP cores
Keywords :
application specific integrated circuits; built-in self test; design for testability; fault diagnosis; industrial property; integrated circuit testing; mixed analogue-digital integrated circuits; BIST technique; IP analog/mixed-signal cores; SOC designs; circuit under test; equivalent fault analysis; equivalent faults; fault coverage; selected node voltage weighted sum; single DC stimulus; test approach; testing output pin; two-phase test design; Built-in self-test; Circuit faults; Circuit testing; Electronic equipment testing; Feeds; Hardware; Intellectual property; Logic testing; Process design; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982638
Filename :
982638
Link To Document :
بازگشت