DocumentCode :
2227812
Title :
An novel solution for testing power and testing time
Author :
Xu, Lei ; Sun, Yihe ; Chen, Hongyi
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2001
fDate :
2001
Firstpage :
658
Lastpage :
661
Abstract :
An advanced scan array architecture considering testing power reduction is proposed, in which a wrapper and two dimensional scan chain is adopted. Furthermore pseudo-BIST is integrated with the wrapper to cut down the testing time. Experimental results of industrial circuits show that testing power is reduced, observable and is close to the functional power. At the same time, testing time is also cut down deriving benefits from pseudo-BIST
Keywords :
boundary scan testing; built-in self test; design for testability; integrated circuit testing; logic testing; low-power electronics; functional power; industrial circuits; pseudo-BIST; scan array architecture; testing power; testing time; two dimensional scan chain; Circuit testing; Clocks; Energy consumption; Frequency; Partial discharges; Registers; Strontium; Sun; Switching circuits; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982649
Filename :
982649
Link To Document :
بازگشت