Title :
Automatic layout of scalable embedded field programmable gate array
Author :
Mrabet, H. ; Marrakchi, Z. ; Mehrez, H. ; Tissot, A.
Author_Institution :
Universite Pierre et Marie Curie
Abstract :
This paper presents a layout technique for scalable embedded Field Programmable Gate Array architecture (eFPGA). It describes the total ?ow to generate a variety of eFPGA architectures using parameterized generators and Alliance CAD developed in the university of Paris6 We will show one example of realization using a symbolic library of cells. Our test eFPGA have a symmetric mesh architecture (Island-style) composed of ?ve main tiles. The scalability of this tiles can be varied to obtain the best design ?t on the System on Chip device.
Keywords :
Design automation; Field programmable gate arrays; Laboratories; Libraries; Programmable logic arrays; Routing; Space technology; System-on-a-chip; Testing; Tiles;
Conference_Titel :
Electrical, Electronic and Computer Engineering, 2004. ICEEC '04. 2004 International Conference on
Conference_Location :
Cairo, Egypt
Print_ISBN :
0-7803-8575-6
DOI :
10.1109/ICEEC.2004.1374502