DocumentCode :
2230221
Title :
A Novel SAR Fast-Locking Digital PLL: SPICE Modeling and Simulations
Author :
Wagdy, Mahmoud Fawzy ; Sur, Robin
Author_Institution :
Dept. of Electr. Eng., California State Univ., Long Beach, CA, USA
fYear :
2012
fDate :
16-18 April 2012
Firstpage :
472
Lastpage :
477
Abstract :
A novel fast-locking DPLL based on the Successive-Approximation Register (SAR) is presented and modeled using SPICE. The DPLL has two distinct stages of operation: 1) A coarse-tuning stage which employs frequency tracking to bring the VCO and reference frequencies close to each other and 2) a fine tuning stage which uses conventional phase tracking to achieve a complete lock. The coarse-tuning stage consists of a frequency comparator, a SAR, and a D/A converter (DAC). The architecture of the SAR DPLL has been designed and simulated in 250nm SPICE. The fast-locking DPLL was found to be 1.5 to 3 times faster than the conventional DPLL.
Keywords :
SPICE; comparators (circuits); digital phase locked loops; digital-analogue conversion; voltage-controlled oscillators; D/A converter; SPICE modeling; SPICE simulation; VCO; coarse-tuning stage; frequency comparator; frequency tracking; phase tracking; size 250 nm; successive-approximation register fast-locking digital PLL; Charge pumps; Phase frequency detector; Radiation detectors; Time frequency analysis; Tuning; Voltage control; Voltage-controlled oscillators; DPLL; Spice; coarse tuning; fine tuning; frequency tracking; lock time; phase tracking; successive approximation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations (ITNG), 2012 Ninth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4673-0798-7
Type :
conf
DOI :
10.1109/ITNG.2012.108
Filename :
6209197
Link To Document :
بازگشت