DocumentCode :
2230819
Title :
An access pattern based energy management strategy for instruction caches
Author :
Nadgir, Avanti ; Kandemir, Mahmut ; Chen, Guangyu ; Chen, Guilin
Author_Institution :
CSE Dept., Pennsylvania State Univ., University Park, PA, USA
fYear :
2003
fDate :
17-20 Sept. 2003
Firstpage :
175
Lastpage :
178
Abstract :
Increasing leakage energy consumption is an important problem for SOC-based platforms as such platforms rely on large on-chip SRAMs. While most of the previous techniques focus on hardware based leakage optimization, in this paper, we present an application access pattern oriented strategy for reducing instruction cache leakage energy. This strategy keeps track of the dynamic transitions between the procedures of a given application, and tries to keep the cache lines not used by the current procedure in a power-down state as much as possible. Our simulation results indicate significant savings in leakage energy.
Keywords :
SRAM chips; cache storage; circuit optimisation; leakage currents; logic design; logic simulation; low-power electronics; system-on-chip; SOC-based platforms; access pattern based energy management strategy; cache line power-down state; cache line pre-activation; instruction caches; leakage energy consumption reduction; leakage optimization; on-chip SRAM; procedure dynamic transitions; Benchmark testing; Circuits; Energy consumption; Energy management; Hardware; Performance evaluation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2003. Proceedings. IEEE International [Systems-on-Chip]
Print_ISBN :
0-7803-8182-3
Type :
conf
DOI :
10.1109/SOC.2003.1241487
Filename :
1241487
Link To Document :
بازگشت