Title :
Loopback Virtual Channel Router Architecture for Network on Chip
Author :
Suseela, Jaya ; Muthukumar, Venkatesan
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Nevada Las Vegas, Las Vegas, NV, USA
Abstract :
Low-level design parameters - such as router micro-architecture, switching techniques and packet sizes - have a huge impact on performance and cost of Network on Chip (NoC) implementation. This work proposes a router micro-architecture that has a mechanism for buffer structure, allocation, and arbitration, which minimizes latency, area overhead of the router, and power consumption. The proposed router micro-architecture can be adapted to various switching techniques used in current NoC implementations, and is independent of the topology. The architecture was developed, simulated, and synthesized using hardware description language (HDL). The performance of the architecture was evaluated for hotspot congestion scenarios and compared to classical router micro-architectures. Compared to classical router micro-architectures, this architecture achieves better performance for area, latency and power.
Keywords :
buffer storage; circuit switching; hardware description languages; integrated circuit design; network routing; network-on-chip; buffer allocation; buffer arbitration; buffer structure; hardware description language; hotspot congestion scenario; loopback virtual channel router architecture; low-level design parameter; network on chip; packet size; router microarchitecture; switching technique; Monitoring; Network topology; Resource management; Routing; Switches; Topology; Input buffer allocation; NoC; Virtual Channel; loopback; router mincro-architecture;
Conference_Titel :
Information Technology: New Generations (ITNG), 2012 Ninth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4673-0798-7
DOI :
10.1109/ITNG.2012.117