DocumentCode :
2232101
Title :
Pipelined interconnect free logic
Author :
Retanubun, Richard ; Patru, Dorin ; Mukund, P.R.
Author_Institution :
Dept. of Electr. Eng., Rochester Inst. of Technol., NY, USA
fYear :
2003
fDate :
17-20 Sept. 2003
Firstpage :
351
Lastpage :
354
Abstract :
The pipelined interconnect free (PIF) logic is a novel design paradigm shift that has the potential of eliminating several problems that are currently constraining the digital design community. Since interconnects, and not gates have become the bottleneck in deep sub-micron technology, it makes sense to find an alternative to todays interconnects. We propose to replace interconnects of non-adjacent gate cells with chains of gates. However, the new type of design is more than a mere replacement of interconnects with gates. As demonstrated with a PIF logic based 64 bit adder example, the new design becomes a well-structured design with predictable delays. In contrast, in a conventional design, lack of accurate interconnect delay values force more pessimistic constraints to be applied to the design.
Keywords :
adders; integrated circuit design; integrated circuit interconnections; logic design; pipeline processing; 64 bit; PIF logic based adder; delay predictability; gate chain interconnects; interconnect alternatives; pipelined interconnect free logic; wave pipelining; Circuit noise; Delay; Design methodology; Integrated circuit interconnections; Logic design; Noise reduction; Pipeline processing; Power dissipation; Semiconductor device modeling; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2003. Proceedings. IEEE International [Systems-on-Chip]
Print_ISBN :
0-7803-8182-3
Type :
conf
DOI :
10.1109/SOC.2003.1241541
Filename :
1241541
Link To Document :
بازگشت