DocumentCode :
2232124
Title :
A Hybrid Buffer Design with STT-MRAM for On-Chip Interconnects
Author :
Jang, Hyunjun ; An, Baik Song ; Kulkarni, Nikhil ; Yum, Ki Hwan ; Kim, Eun Jung
Author_Institution :
Dept. of Comput. Sci. & Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2012
fDate :
9-11 May 2012
Firstpage :
193
Lastpage :
200
Abstract :
As the chip multiprocessor (CMP) design moves toward many-core architectures, communication delay in Network-on-Chip (NoC) has been a major bottleneck in CMP systems. Using high-density memories in input buffers helps to reduce the bottleneck through increasing throughput. Spin-Torque Transfer Magnetic RAM (STT-MRAM) can be a suitable solution due to its nature of high density and near-zero leakage power. But its long latency and high power consumption in write operations still need to be addressed. We explore the design issues in using STT-MRAM for NoC input buffers. Motivated by short intra-router latency, we use the previously proposed write latency reduction technique sacrificing retention time. Then we propose a hybrid design of input buffers using both SRAM and STT-MRAM to hide the long write latency efficiently. Considering that simple data migration in the hybrid buffer consumes more dynamic power compared to SRAM, we provide a lazy migration scheme that reduces the dynamic power consumption of the hybrid buffer. Simulation results show that the proposed scheme enhances the throughput by 21% on average.
Keywords :
SRAM chips; buffer storage; multiprocessing systems; network-on-chip; NoC input buffers; SRAM; STT-MRAM; chip multiprocessor design; communication delay; data migration; dynamic power consumption; hybrid buffer design; intrarouter latency; many-core architectures; near-zero leakage power; network-on-chip; on-chip interconnects; retention time; spin-torque transfer magnetic RAM; write latency reduction technique; Computer architecture; Magnetic tunneling; Power demand; Random access memory; Switches; System-on-a-chip; Throughput; Network-on-Chip; STT-MRAM; input buffer; router;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks on Chip (NoCS), 2012 Sixth IEEE/ACM International Symposium on
Conference_Location :
Copenhagen
Print_ISBN :
978-1-4673-0973-8
Type :
conf
DOI :
10.1109/NOCS.2012.30
Filename :
6209279
Link To Document :
بازگشت