• DocumentCode
    2233141
  • Title

    Design in hot-carrier reliability for high performance logic applications

  • Author

    Fang, Peng ; Tao, Jiang ; Chen, Jone F. ; Hu, Chenming

  • Author_Institution
    Adv. Micro Devices Inc., Sunnyvale, CA, USA
  • fYear
    1998
  • fDate
    11-14 May 1998
  • Firstpage
    525
  • Lastpage
    531
  • Abstract
    Static (DC) and dynamic (AC) hot carrier degradation mechanisms were reviewed. Circuit performance degradation has been correlated to individual NMOS or PMOS device under DC stress. AC degradation model calibration and evaluation guidelines were also reviewed to ensure the use of hot-carrier reliability simulation tools at circuit level. As an example, thousand-hour inverter ring oscillator speed degradation data with different fanout, stress voltages, channel length, and processes are compared with that obtained from reliability simulation. The results show that reliability simulation is a powerful tool for logic circuit design optimization. It can predict the long-term circuit hot-carrier degradation accurately. The reliability of inverter, NAND, and NOR structures are also simulated and compared
  • Keywords
    CMOS logic circuits; circuit optimisation; electronic engineering computing; hot carriers; integrated circuit design; integrated circuit modelling; integrated circuit reliability; logic design; logic gates; AC degradation model calibration; AC hot carrier degradation; BERT simulator; DC hot carrier degradation; DC stress; NAND structures; NMOS device; NOR structures; PMOS device; dynamic hot carrier degradation mechanisms; high performance logic applications; hot-carrier reliability; hot-carrier reliability simulation tools; inverter structures; logic circuit design optimization; long-term circuit hot-carrier degradation; static hot carrier degradation mechanisms; Calibration; Circuit optimization; Circuit simulation; Degradation; Hot carriers; Inverters; Logic design; Logic devices; MOS devices; Stress;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Custom Integrated Circuits Conference, 1998. Proceedings of the IEEE 1998
  • Conference_Location
    Santa Clara, CA
  • Print_ISBN
    0-7803-4292-5
  • Type

    conf

  • DOI
    10.1109/CICC.1998.695033
  • Filename
    695033