DocumentCode :
2233323
Title :
A high-performance circuit technique for CMOS dynamic logic
Author :
Meher, Preetisudha ; Mahapatra, K.K.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Rourkela, India
fYear :
2011
fDate :
22-24 Sept. 2011
Firstpage :
338
Lastpage :
342
Abstract :
Dynamic logic style is used in high performance circuit design because of its fast speed and less transistors requirement as compared to CMOS logic style. But it is not widely accepted for all types of circuit implementations due to its less noise tolerance and charge sharing problems. A small noise at the input of the dynamic logic can change the desired output. Domino logic uses one static CMOS inverter at the output of dynamic node which is more noise immune and has less capacitance at the output node. In this paper we have proposed a novel circuit for domino logic which is more noise robust and has very less power-delay product (PDP) as compared to previous reported articles. Low PDP is achieved by reducing the short circuit current during evaluation phase when PDN is conducting and also the leakage current when PDN is not conducting.
Keywords :
CMOS logic circuits; leakage currents; logic design; logic gates; low-power electronics; CMOS dynamic logic; domino logic; high performance circuit design; high-performance circuit technique; leakage current; static CMOS inverter; Clocks; Delay; Logic gates; MOS devices; Mirrors; Noise; Transistors; Delay; Dynamic logic; diode-footed domino; domino logic; noise tolerance; power consumption; robustness; semi-dynamic logic; technology scaling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Recent Advances in Intelligent Computational Systems (RAICS), 2011 IEEE
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4244-9478-1
Type :
conf
DOI :
10.1109/RAICS.2011.6069330
Filename :
6069330
Link To Document :
بازگشت