Title :
A track-and-hold circuit using a tail current source dividing technique
Author :
Suzuki, Kosnke ; Fujii, Naotaka ; Takagi, Shigetaka
Author_Institution :
Dept. of Commun. & Integrated Syst., Tokyo Inst. of Technol., Japan
Abstract :
This paper proposes a tail current source dividing technique for increasing precision of a track-and-hold circuit without reducing the sample speed. The proposed technique is based on division of a tail current source into two current sources during a hold period to reduce signal errors caused by parasitic capacitance coupling between the input and output terminals. With the proposed technique, a SFDR of 62 dB for 25 MHz, 1 Vp-p input signal at 200 MS/s is achieved with 0.35 μm CMOS parameters by HSPICE simulation.
Keywords :
CMOS analogue integrated circuits; SPICE; circuit simulation; constant current sources; sample and hold circuits; 0.35 micron; 25 MHz; CMOS; HSPICE simulation; SFDR; hold period; parasitic capacitance coupling; precision; sample speed; signal errors; tail current source dividing technique; track-and-hold circuit; Clocks; Coupling circuits; MOSFET circuits; Paper technology; Parasitic capacitance; Sampling methods; Switched capacitor circuits; Switches; Switching circuits; Tail;
Conference_Titel :
ASIC, 2002. Proceedings. 2002 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-7363-4
DOI :
10.1109/APASIC.2002.1031558