DocumentCode :
2234695
Title :
Architecture and FPGA-Implementation of Scalable Picture Segmentation by 2D Scanning with Flexible Pixel-Block Size
Author :
Koide, T. ; Kimura, R. ; Sugahara, T. ; Okazaki, K. ; Mattausch, H.J.
Author_Institution :
Res. Inst. for Nanodevice & Bio Syst. (RNBS), Hiroshima Univ., Hiroshima, Japan
fYear :
2010
fDate :
17-19 Nov. 2010
Firstpage :
128
Lastpage :
132
Abstract :
We report a two-dimensional (2D) pixel block scanning architecture for image segmentation by segment growing. This architecture can optimize processing speed, power consumption, and circuit area by modifying size and shape of the pixel block. Real-time processing can be maintained by using additional the two important techniques of (i) boundary-scan of the grown segment only, (ii) continued block-internal segment growing. We analyze and optimize the size and shape trade-offs for the pixel block, and evaluate the proposed architecture by an FPGA. Altogether, the investigated architecture concepts reduce the area-time product by 52.3 % in comparison to a previously reported one-dimensional (1D) scanning architecture.
Keywords :
field programmable gate arrays; image scanners; image segmentation; low-power electronics; real-time systems; FPGA; boundary-scan; flexible pixel-block 2D scanning architecture; image segmentation; power consumption; real-time processing; scalable picture segmentation; FPGA implementation; LSI architecture; Picture segmentation; boundary-scan; real-time image processing; two-dimensional pixel block scanning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networking and Computing (ICNC), 2010 First International Conference on
Conference_Location :
Higashi-Hiroshima
Print_ISBN :
978-1-4244-8918-3
Electronic_ISBN :
978-0-7695-4277-5
Type :
conf
DOI :
10.1109/IC-NC.2010.48
Filename :
5695223
Link To Document :
بازگشت